# ECE 271 ELECTRONIC CIRCUITS I Fall 2023 Course Outline

**Instructor:** Jean P. Walker E-mail: <u>jpw33@njit.edu</u>. Phone: (973) 642-7676 **Office Hours (**ECEC 203)**:** Wednesdays 2-5pm, and by appointment (email).

Teaching assistant: None

**Course description:** Electronic devices, junction diodes, bipolar transistors, and field-effect transistors are introduced and studied based on semiconductor physics models. The study then continues with the analysis and design of main digital electronic circuits (NMOS and CMOS inverters and logic gates, MOS memory and storage circuits) and an introduction to analog electronic circuits such as simple one-transistor amplifiers.

Prerequisite: ECE 231, Co-requisite ECE 232

**Main text**: Microelectronic Circuit Design / Richard Jaeger & Travis Blalock, 5th Edition, McGraw Hill. ISBN 978-0-07-352960-8 **Reference text (optional):** Microelectronic Circuits / Sedra & Smith, 6th edition, Oxford University Press. ISBN 978-0-19532203-0

## **Specific course learning outcomes**

By the end of the course students are supposed to being able to perform the following tasks.

| #  | Topic                                                                                            | Outcome                                                                                                                                                           |  |  |
|----|--------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1  | 2                                                                                                | Calculate the major physical parameters in doped semiconductors and pn-junctions.                                                                                 |  |  |
| 2  | 3                                                                                                | Analyze (calculate voltages and currents) simple diode circuits using different diode models. <sup>1</sup>                                                        |  |  |
| 3  | 3                                                                                                | Analyze (find voltages and currents and sketch their time graphs) and design different types of rectifier circuits. <sup>1</sup>                                  |  |  |
| 4  | 4                                                                                                | Demonstrate the knowledge of MOSFET (JFET) region models and their IV-characteristics. Draw the IV-                                                               |  |  |
|    | characteristics of a MOSFET from its parameters and find parameters using the IV-characteristics |                                                                                                                                                                   |  |  |
| 5  | 4                                                                                                | Analyze (calculate voltages and currents) a simple MOSFET (JFET) bias circuit and find its Q-point.                                                               |  |  |
| 6  | 4                                                                                                | Design a simple MOSFET (JFET) bias circuit for a given specification.                                                                                             |  |  |
| 7  | 5                                                                                                | Identify different models of BJT, regions of operations, and their IV-characteristics. <sup>1</sup>                                                               |  |  |
| 8  | 5                                                                                                | Analyze (calculate voltages and currents) a simple BJT circuit and find its Q-point. 1                                                                            |  |  |
| 9  | 5                                                                                                | Design a simple BJT bias circuit for a given specification                                                                                                        |  |  |
| 10 | 6                                                                                                | Formulate the concept of ideal operational amplifier; identify its major properties and main types of op-amps circuits.                                           |  |  |
| 11 | 6                                                                                                | Analyze the simple circuits that include op-amps (find voltages and currents using op-amps properties and circuit laws). <sup>1</sup>                             |  |  |
| 12 | 6                                                                                                | Analyze one transistor (MOSFET, BJIT) amplifier circuit (draw DC, AC, small signal model equivalent circuits, find their parameters and parameters of amplifier). |  |  |
| 13 | 7                                                                                                | Identify different types of NMOS logic inverter gates and list their major benefits and deficiencies.                                                             |  |  |
| 14 | 7                                                                                                | Analyze (find logic voltage levels and currents) and design 5 types of NMOS inverter gates                                                                        |  |  |
| 15 | 7                                                                                                | Determine the logic function of an arbitrary complex NMOS logic gate and design it for a given logic function and specifications.                                 |  |  |
| 16 | 8                                                                                                | Draw a CMOS inverter gate voltage transfer characteristic from I-V characteristics of a NMOS and PMOS transistors. Identify and explain its regions.              |  |  |
| 17 | 8                                                                                                | Determine the logic function of an arbitrary complex CMOS logic gate; design it a CMOS logic gate for a given logic function and time response specifications     |  |  |
| 18 | 9                                                                                                | Draw the circuit of a static (6T) and dynamic (1T) memory cell and explain in details the process of reading and writing a bit of information in it.              |  |  |
| 19 | 9                                                                                                | Draw the circuit of a typical sense amplifier and explain how it works                                                                                            |  |  |
| 20 | 9                                                                                                | Draw a circuit of a simple (2-3 bit) NOR/NAND NMOS address decoder and explain how it decodes a given address.                                                    |  |  |
|    |                                                                                                  | <sup>1</sup> Includes use of Multisim simulation.                                                                                                                 |  |  |

The exams questions will be mostly based on the course outcomes items.

# **Course Topics**

| Day   | Topic                     | Topic details                                               | Textbook section      | Assignments |
|-------|---------------------------|-------------------------------------------------------------|-----------------------|-------------|
| 1     | 1. Introduction           | Intro and history                                           | 1.1                   | See Canvas  |
|       |                           | Analog and digital signals. AC-DC converters                | 1.2                   |             |
|       |                           | Review of circuit analysis                                  | 1.5                   |             |
|       |                           | Elements parameter variation in circuit design              | 1.8                   |             |
| 1,2   | 2. Intro to               | Semiconductor materials. Covalent bonds                     | 2.1, 2.2              |             |
| ,     | semi-conductor            | Drift current, mobility, resistivity of intrinsic silicon   | 2.3, 2.4              |             |
|       | physics                   | Doping and its effects                                      | 2.5-2.7               |             |
|       | F/                        | Diffusion and total currents                                | 2.8-2.9               |             |
|       |                           | PN junction physics                                         | 3.1                   |             |
| 2,3   | 3. Diodes                 | I-V characteristics and equation. Reverse and forward bias. | 3.2-3.4               |             |
| 2,5   | o. blodes                 | Reverse breakdown.                                          | 3.6                   |             |
|       |                           | Diode models and diode circuit analysis                     | 3.10, 3.11            |             |
|       |                           | Diode analysis in breakdown region.                         | 3.12                  |             |
|       |                           | Diode rectifier circuits and other applications             | 3.13-3.16             |             |
|       |                           | Test 1                                                      | 3.13-3.10             |             |
| 15/   | 4 MOCETT                  |                                                             | 44420                 |             |
| 4,5,6 | 4. MOSFET                 | MOS transistor physics                                      | 4.1-4.2.0             |             |
|       |                           | NMOSFET analysis                                            | 4.2.1-4.2.9           |             |
|       |                           | PMOS transistor                                             | 4.3                   |             |
|       |                           | MOSFET circuit analysis and biasing                         | 4.9-4.10              |             |
| _     |                           | JFET Transistors                                            | 4.11                  |             |
| 6,7   | 5. BJT                    | BJT physics and models (npn)                                | 5.1, 5.2.1, 5.2.2 5.3 |             |
|       |                           | Pnp BJT                                                     | 5.5                   |             |
|       |                           | I-V characteristics                                         | 5.6, 5.7              |             |
|       |                           | Simplified circuit models                                   | 5.11                  |             |
|       |                           | Biasing and circuit design                                  |                       |             |
|       |                           | Test 2                                                      |                       |             |
| 8,9   | 6. Intro to analog        | Amplifiers and two port models                              | 10.2, 10.3            |             |
|       | circuits                  | Op amp intro. Ideal op amp.                                 | 10.5, 10.7, 10.8,     |             |
|       | a) OpAmps                 | Circuit analysis with op amps                               | 10.9                  |             |
|       | (Amp. as a system)        | Transistor as an amplifier                                  | 13.1, 13.2            |             |
|       | b) Single transistor      | DC, AC equiv. models                                        | 13.3                  |             |
|       | amplifier                 | Small signal BJT model                                      | 13.4,13.5             |             |
|       | (Amp. as a circuit)       | Common emitter amplifier                                    | 13.6, 13.7            |             |
|       |                           | Small signal MOSFET model                                   | 13.8, 13.9            |             |
|       |                           | Common source amplifier                                     | 13.10, 13.11          |             |
|       |                           | Test 3                                                      |                       |             |
| 10,11 | 7. Intro to digital       | Logical gates: concept and definitions                      | 6.1, 6.2, 6.3         |             |
| ,     | circuits.                 | NMOS inverter, resistive load                               | 6.5                   |             |
|       | NMOS inverters and        | NMOS inverter, transistor load                              | 6.6, 6.7              |             |
|       | gates                     | NMOS NAND and NOR gates                                     | 6.8.1, 6.8.2          |             |
|       | <b>0</b>                  | Complex NMOS logic design                                   | 6.9                   |             |
|       |                           | Power dissipation                                           | 6.10                  |             |
|       |                           | Dynamic behavior of NMOS gates                              | 6.11(1,2,3)           |             |
| 12,13 | 8. CMOS circuit design    | CMOS inverter basics and Voltage Transfer Characteristic    | 7.1, 7.2              | †           |
| 12,10 | o. civios circuit ucsigii | CMOS inverter dynamic behavior                              | 7.3.1, 2, 3           |             |
|       |                           | · · · · · · · · · · · · · · · · · · ·                       | 7.3.1, 2, 3           |             |
|       |                           | Power dissipation NAND and NOR gates                        | 7.4                   |             |
|       |                           | _                                                           |                       |             |
|       |                           | CMOS complex gates                                          | 7.6, 7.7              |             |
| 40.44 | 0.1400                    | Domino CMOS logic                                           | 7.8                   | +           |
| 13,14 | 9. MOS memory             | Static memory cells                                         | 8.2                   |             |
|       |                           | Dynamic memory cells                                        | 8.3.1, 8.3.2          |             |
|       |                           | Sense amplifiers                                            | 8.4.1, 8.4.2          |             |
|       |                           | Memory architecture and address decoders                    | 8.1(1,2), 8.5(1,2,4)  |             |
|       |                           | Read-only memory, flash memory                              | 8.6                   |             |
|       |                           | Flip-flops                                                  | 8.7                   |             |
| 15    |                           | FINAL EXAM                                                  |                       |             |

Changes in the course outline are possible and will be announced in the class and on Canvas.

#### **Homework Policy**

The textbook and slides contain numerous examples with solutions. Students are encouraged to study these examples and practice on the suggested problems for each module. **This is the best way to learn how to solve problems and prepare for the exam.** 

Additionally, homework assignments will be assigned for each topic. Solutions will be posted on Canvas after all submissions are received. Assigned homework will be worth 10 points each and the six highest will count toward your final grade.

#### **Circuit simulations**

Circuit simulation is very important part of the course. Many topics will be accompanied by Multisim modeling. The suggested problems also include simulation problems. Students are required to purchase the student version of Multisim and use it for active experiments to better understand circuits. **There will be five graded simulation assignments during the course.** Each will be graded at 10 points. At the end of the course, I will use all except the lowest score in your final grade. The top two simulation assignments will then be scaled out of 15 pts. **The submitted assignments should represent the original student's work. Attempts of plagiarism, compilation, and borrowing from other students will result in a grade of 0.** The simulations should be submitted to Canvas on time. Late submissions (6h – 5 days late) will be graded at 50%. Submissions more 5 days late will not be accepted.

A Multisim **simulation project** will be offered at the end of semester as an *extra credit* of up to 30 points. (except for honors students). The project topics will be assigned randomly and are strictly individual. **Attempts of plagiarism and/or borrowing part of a solution from other students will result in 0 point grade.** 

#### **Grading Policy**

The course grade will be based on tests quizzes and simulation assignments:

| 3 Exams @ 100 points   | 300 |
|------------------------|-----|
| Homework               | 60  |
| Simulation assignments | 50  |
| Final examination      | 100 |
| Total                  | 510 |

Honors students will also have the Honors Project (100 pts), which will be their honors credit. This will be assigned at the same time as the extra credit project.

#### **Exams**

All exams are closed books and notes. You can create your own formula sheets based on the instruction given in class and on Canvas. Exams are based on the lecture, homework, and suggested problems.

Test grading: Full credit — for detailed correct solution showing all steps. Partial credit — for partially correct answers. Answers with no work/explanation (even if correct) will receive minimal credit. Critical errors (circuit labeling, Kirchoff's and Ohm's law) typically will have significantly bigger weight.

The grade improvement policy: students are allowed to retake **one** (the lowest grade) exam during the final.

Make-up exams are possible only under extenuating circumstances confirmed by the Dean of Students. In all other cases the grade improvement policy can be used.

Letter grading legend

|            | Undergraduate |                  |
|------------|---------------|------------------|
| Grades     | Significance  | Aprox.points (%) |
| A          | Superior      | 91-100           |
| <b>B</b> + | Excellent     | 81-90            |
| В          | Very Good     | 71-80            |
| <b>C</b> + | Good          | 61-70            |
| C          | Acceptable    | 51-60            |
| D          | Minimum       | 41-50            |
| F          | Inadequate    | 0-40             |

#### **NJIT Honor Code**

"Academic Integrity is the cornerstone of higher education and is central to the ideals of this course and the university. Cheating is strictly prohibited and devalues the degree that you are working on. As a member of the NJIT community, it is your responsibility to protect your educational investment by knowing and following the academic code of integrity policy that is found at: <a href="http://www5.njit.edu/policies/sites/policies/files/academic-integrity-code.pdf">http://www5.njit.edu/policies/sites/policies/files/academic-integrity-code.pdf</a>.

Please note that it is my professional obligation and responsibility to report any academic misconduct to the Dean of Students Office. Any student found in violation of the code by cheating, plagiarizing or using any online software inappropriately will result in disciplinary action. This may include a failing grade of F, and/or suspension or dismissal from the university. If you have any questions about the code of Academic Integrity, please contact the Dean of Students Office at <a href="mailto:dos@njit.edu">dos@njit.edu</a>"

#### Test writing and grading rules

# The credit is given for clear detailed solution showing ALL steps. The short numerical answers, even if correct, will not be accepted.

#### A. Organization.

- 1. The answers to the questions should be presented in logical sequence top to bottom, left to right. If a problem assignment includes items like (a), (b), (c)..., the answer should be structured according to the items and items should be labeled.
- 2. If you organize your story in columns or in any kind of table, it should be clearly separated by spaces or lines. The logical sequence, if different from the standard (left to right, top to bottom), should be clearly marked.
- 3. Certain interruption in the logical sequence are possible, however all such exclusions (for example additions, calculations, auxiliary pieces) should be clearly marked (boxed) and the reference should be provided at the location of insertion.
- 4. Transition of the text to another page should be clearly marked by the arrow or words.

An answer that does not comply with the described above rules will be ignored and not credited.

#### B. Content.

- 1. Any variable (voltage, current) used in your answer, should be **clearly marked on the circuit diagram and have direction/polarity**.
- 2. All answers should be complete: start from the variable name, follow by the formula expression, follow with the numeric values of all variable used in the expression and finish with the numeric answer.
- 3. Every numerical value that you want me to include in the grading should be appropriately labeled. **Any numerical value without** the label will be considered as the scrap calculation and will be ignored.
- 4. The use of **scientific notation** is required. I do not have time to count tens of zeros in your answers.
- 5. The answers should be unique. If you make a mistake and then correct it, the wrong part should be clearly marked (crossed out). **No doublethink will be accepted.**
- 6. The plots should have axes labeled. If a plot contains more than one curve all curves should be labeled. **Any plot without proper labeling will be ignored even if it is correct**.
- 7. Many answers are based on Kirchhoff's laws. Any KVL or KCL equation should be **explicitly referred to a clearly indicated path on the diagram, with the direction marked (KVL) or to a node clearly marked on the diagram.** To avoid errors I strongly recommend writing the equation in the form "Sum of voltages =0", "Sum of currents =0"

# Solutions that do not comply with the described above rules will not be credited.

## C. Errors and grading.

- 1. Fatal errors (I stop grading the problem after the error found)
  - a) Circuit diagram is not drawn (design problems)
  - b) Voltage or current used in an equation or explanation are not labeled (including direction) on the circuit diagram and cannot be identified by analyzing the equation.
  - c) Plots: axes are not labeled, a graph of a function is not labeled, function on graph is not labeled on the circuit diagram.

#### 2. Serious errors

- a) Ohm's Law (OL), KVL or KCL is not an equation or contains serious errors (up to -8p).
- b) Wrong sign of voltage or current in KCL, KVL, OL (-3p).
- c) Obtained result contradicts common sense and physical laws (-5p).